VLSI Questions and Answers – Storage Elements-2

This set of VLSI Interview Questions and Answers for Experienced people focuses on “Storage Elements-2”.

1. Overhead bits are used for sensing.
a) true
b) false
View Answer

Answer: a
Explanation: Overhead bits are used for sensing. Some amount of over head bits are used in one transistor dynamic memory cell.

2. Reading a cell is a _______ operation.
a) constructive
b) destructive
c) semi constructive
d) semi destructive
View Answer

Answer: b
Explanation: Reading a cell is a destructive operation and the stored bit must be rewritten everytime it is read.

3. RAM is a _____ cell.
a) dynamic
b) partially dynamic
c) static
d) pseudo static
View Answer

Answer: d
Explanation: RAM is a pseudo static cell. It stores data indefinitely and refreshing is not necessary.
advertisement
advertisement

4. Pseudo static RAM cell is built using
a) one inverter
b) two inverters
c) three inverters
d) four inverters
View Answer

Answer: b
Explanation: Pseudo static RAM cell is built using two inverters and data can be stored in these two inverters by connecting it in parallel and using feedback.

5. Cells must be non stackable in RAM storage cell.
a) true
b) false
View Answer

Answer: b
Explanation: Cells must be stackable, both side by side and from top to bottom. This must be carefully considered when layout is made.
Sanfoundry Certification Contest of the Month is Live. 100+ Subjects. Participate Now!

6. Which cell is non volatile?
a) one transistor dynamic cell
b) two transistor dymanic cell
c) four transistor dynamic cell
d) pseudo static RAM cell
View Answer

Answer: d
Explanation: Pseudo static RAM cell is a non volatile cell. It is used for long time storage. Non volatile memory is also called as long term memory.

7. In RAM arrays, the transistor is of
a) minimum size
b) maximum size
c) of any size
d) size doesn’t play a role
View Answer

Answer: a
Explanation: In RAM arrays, the transistor is of minimum size and thus it is incapable of sinking large charges quickly.
advertisement

8. Which implementation is slower?
a) NAND gate
b) NOR gate
c) AND gate
d) OR gate
View Answer

Answer: b
Explanation: NOR gate implementation is slower even though both NAND and NOR gate implementation is suitable for CMOS.

9. FOR nMOS which implementation is not suitable?
a) NAND gate
b) NOR gate
c) AND gate
d) OR gate
View Answer

Answer: a
Explanation: In nMOS, NAND gate implementation is impractical because of the large number of gate requiring three or more inputs.
advertisement

10. Realization of JK flipflop is based on
a) n-pass transistor
b) p-pass transistor
c) CMOS
d) BiCMOS
View Answer

Answer: a
Explanation: The realization of JK flip flop is based on n-pass transistor and on inverters only.

11. Static RAM uses ____________ transistors.
a) four
b) five
c) six
d) seven
View Answer

Answer: c
Explanation: Static RAM uses six transistors. In this RAM cell, read and write operations use the same port.

Sanfoundry Global Education & Learning Series – VLSI.

To practice all areas of VLSI for Interviews, here is complete set of 1000+ Multiple Choice Questions and Answers.

If you find a mistake in question / option / answer, kindly take a screenshot and email to [email protected]

advertisement
advertisement
Subscribe to our Newsletters (Subject-wise). Participate in the Sanfoundry Certification contest to get free Certificate of Merit. Join our social networks below and stay updated with latest contests, videos, internships and jobs!

Youtube | Telegram | LinkedIn | Instagram | Facebook | Twitter | Pinterest
Manish Bhojasia - Founder & CTO at Sanfoundry
Manish Bhojasia, a technology veteran with 20+ years @ Cisco & Wipro, is Founder and CTO at Sanfoundry. He lives in Bangalore, and focuses on development of Linux Kernel, SAN Technologies, Advanced C, Data Structures & Alogrithms. Stay connected with him at LinkedIn.

Subscribe to his free Masterclasses at Youtube & discussions at Telegram SanfoundryClasses.